%0 Journal Article %T Design of A Novel High Speed Dynamic Comparator with Low Power Dissipation for High Speed ADCs %A Sougata Ghosh %A Samraat Sharma %J International Journal of Electronics and Computer Science Engineering %D 2013 %I Buldanshahr : IJECSE %X A new CMOS dynamic comparator using dual input single output differential amplifier as latch stage suitable for high speed analog-to-digital converters with High Speed, low power dissipation and immune to noise than the previous reported work is proposed. Back to-back inverter in the latch stage is replaced with dual-input single output differential amplifier. This topology completely removes the noise that is present in the input. The structure shows lower power dissipation and higher speed than the conventional comparators. The circuit is simulated with 1V DC supply voltage and 250 MHz clock frequency. The proposed topology is based on two cross coupled differential pairs positive feedback and switchable current sources, has a lower power dissipation, higher speed, less area, and it is shown to be very robust against transistor mismatch, noise immunity. Previous reported comparators are designed and simulated their DC response and Transient response in Cadence Virtuoso Analog Design Environment using GPDK 90nm technology. Layouts of the proposed comparator have been done in Cadence Virtuoso Layout XL Design Environment. DRC and LVS has been checked and compared with the corresponding circuits and RC extracted diagram has been generated. After that post layout simulation with 1V supply voltage has been done and compared the speed, power dissipation, Area, delay with the results before layout and the superior features of the proposed comparator are established %K CMOS comparator %K low power %K High Speed %K Analog-to-Digital Converter and Cadence %U http://www.ijecse.org/wp-content/uploads/2013/01/Volume-2Number-1PP-411-426.pdf