%0 Journal Article %T Reduction of Power Consumption in FPGAs - An Overview %A Naresh Grover %A M.K.Soni %J International Journal of Information Engineering and Electronic Business %D 2012 %I MECS Publisher %X Field Programmable Gate Arrays FPGAs are highly desirable for implementation of digital systems due to their flexibility, programmability and low end product life cycle. In more than 20 years since the introduction of FPGA, research and development has produced dramatic improvements in FPGA speed and area efficiency, narrowing the gap between FPGAs and ASICs and making FPGAs the platform of choice for implementing digital circuits. FPGAs hold significant promise as a fast to market replacement. Unfortunately, the advantages of FPGAs are offset in many cases by their high power consumption and area. The goal is to reduce the power consumption without sacrificing much performance or incurring a large chip area so that the territories of FPGAs applications can expand more effectively. Reducing the power of FPGAs is the key to lowering packaging and cooling costs, improving device reliability, and opening the door to new markets such as mobile electronics. This paper presents the tips to lower down the static and dynamic power dissipation in FPGAs. It gives an overview of various techniques at system, device, and circuit and architecture level used for reduction of power consumption of FPGAs and their outcomes. %K Static and dynamic power %K embedded memories %K body biasing %K clock gating %K glitches %K logic power %K soft processors %U http://www.mecs-press.org/ijieeb/ijieeb-v4-n5/v4n5-7.html