%0 Journal Article %T VLSI DESIGN OF LOW POWER HIGH SPEED ADC %A tejal pramod patil %J International Journal of Advances in Engineering Sciences %D 2011 %I RG Education Society %X Analog-to-digital converters (ADCs) are key design blocks in modern microelectronic digital communication systems. With the fast advancement of CMOS fabrication technology, more and more signal-processing functions are implemented in the digital domain for a lower cost, lower power consumption, higher yield, and higher re-configurability. This has recently generated a great demand for low-power, low-voltage ADCs that can be realized in a mainstream deep-submicron CMOS technology. Various examples of ADC applications can be found in data acquisition systems, measurement systems and digital communication systems also imaging, instrumentation systems. Hence, we have to considered all the parameters and improving the associated performance may significantly reduce the industrial cost of an ADC manufacturing process and improved the resolution and design specially power consumption . In this paper we have proposed a design of ADC, in < 0.18um CMOS process. %U http://rgjournals.com/index.php/ijse/article/view/93