全部 标题 作者
关键词 摘要

OALib Journal期刊
ISSN: 2333-9721
费用:99美元

查看量下载量

相关文章

更多...

Implementation of Energy-Efficient Low Power 10T Full-Adde.

Keywords: SR-CPL , DPL , XNOR , CMOS , Tanner

Full-Text   Cite this paper   Add to My Lib

Abstract:

In this Paper, the performance of 10-tranistor based full adder is analyzed and compared with that of two different types of full adder based on Swing Restored Complementary pass transistor (SR-CPL) XOR/XNOR logic gate and Double pass transistor logic (DPL) based CMOS Full Adder is designed using Tanner EDA Tool based up on 0.25μm CMOS Technology. As part of this we have performed the simulation of CMOS full adder using TSPICE and BSIM3v31 tools of Tanner EDA. The parameters of power consumption, Area, Propagation Delay, and Power Delay Product (PDP) are evaluated to analyze the proposed Low Power full adder.

Full-Text

comments powered by Disqus

Contact Us

service@oalib.com

QQ:3279437679

WhatsApp +8615387084133

WeChat 1538708413